qflow
1.4.104_3End-to-end digital synthesis flow for ASIC designs
A digital synthesis flow is a set of tools and methods used to turn a circuit design written in a high-level behavioral language like Verilog or VHDL into a physical circuit, which can either be configuration code for an FPGA target like a Xilinx or Altera chip, or a layout in a specific fabrication process technology, that would become part of a fabricated circuit chip. Several digital synthesis flows targeting FPGAs are available, usually from the FPGA manufacturers, and while they are typically not open source, they are generally distributed for free (presumably on the sensible assumption that more people will be buying more FPGA hardware).
Origin: cad/qflow
Category: cad
Size: 5.50MiB
License: GPLv2
Maintainer: yuri@FreeBSD.org
Dependencies: 10 packages
Required by: 0 packages
Website: opencircuitdesign.com/qflow
$
pkg install qflowDependencies (10)
More in cad
opencascade7.9.3_2
Open CASCADE Technology, 3D modeling & numerical simulationscotch6.0.4.a7_6
Package for graph and mesh partitioning and sparse matrix orderingcsxcad0.6.3_7
C++ library to describe geometrical objectskicad9.0.7,2
Schematic and PCB editing softwarekicad-develr20251216162640_1
Schematic and PCB editing softwarelibrnd4.4.0
Flexible, modular two-dimensional CAD enginengspice_rework-shlib44.2
Mixed-signal circuit simulator derived from Spice and Cideryosys0.60
Yosys Open SYnthesis Suitegtkwave3.3.126
Electronic Waveform Vieweriverilog12.0_2
Verilog simulation and synthesis tool